# Modelling and Simulation of Single Phase Fifteen-level Inverter with Reversing Voltage

I.William Christopher, R. Ramesh, P.Sathiyabama, R.Pavithra, G.Ramyaselvi, P. Saranya

**Abstract**—This paper presents modeling and simulation of a single phase Fifteen-Level Inverter (FLI) with reversing voltage. Multilevel inverter offers high power capability. Its performance is highly superior to that of conventional two-level inverter due to reduced harmonic distortion, lower electromagnetic interference and higher dc link voltage. The inverter is capable of producing fifteen levels of output voltages (Vdc, 6Vdc/7, 5Vdc/7, 4Vdc/7, 3vdc/7, 2Vdc/7, 0, -Vdc/7, -2Vdc/7, -3Vdc/7, -5Vdc/7, -6Vdc/7, -Vdc) from the DC supply voltage. Theoretical predictions are validated using MATLAB Simulink tool box.

Index Terms—Fifteen Level Inverter (FLI), Reversing voltage (RV).

# **1** INTRODUCTION

WO decays ago multilevel power conversion was first L introduced. In general multilevel inverter can be viewed as voltage synthesizers, in which the high output voltage is synthesized from many discrete smaller voltage levels. The values of all voltage sources are equal so this topology is a symmetrical topology [9]. By duplicating the middle stage, this topology easily extends to higher voltage levels. It can also be applied for three - phase applications with the same principle.[1] The main disadvantage associated with the multilevel configurations is their circuit complexity, requiring a high number of power switches that must be commutated in a precisely determined sequence by a dedicated (and complex) control circuit; they also require a great number of auxiliary dc levels, provided either by independent supplies or, more commonly, by a cumber some array of capacitive voltage dividers. In this case, ensuring that the dc voltages are kept in equilibrium is another factor that increases the complexity of the control circuit [2-8]. This paper presents an overview of new multilevel inverter with reversing voltage. This topology needs less number of components when compared to conventional topologies. There is no need for all the switches to work in high frequency which leads to simpler and more reliable control of inverter. This topology separate output voltages into two parts. One part is level generation and other part is polarity generation [1].

This paper is organized as follows. First, the power circuit configuration and its advantage presented in section 2. Then the power circuit operation includes the modes of operation discussed in section 3. Simulation result of the fifteen level inverter circuit is given in section 4.

## **2 POWER CIRCUT**

#### 2.1 Power Circuit Description

The proposed single phase fifteen level inverter was developed from the seven level inverter. It consist of single phase conventional H-Bridge inverter, eighteen bidirectional switches and DC sources[1]. The RV topology in Single phase Fifteen Level Inverter is shown in figure 1. As can be seen, it requires eighteen switches and seven sources.



Fig.1 Schematic diagram of Fifteen Level Inverter

#### 2.2 Power Circuit Advantages

This topology requires less components compared to conventional inverter. Some applications for these new converter include industrial drives, Flexible AC transmission system and vehicle propulsion. This topology is redundant and flexible in the switching sequence. Lower electromagnetic interference and total harmonic distortion.

## **3** Power Circuit Operation

The inverter is capable of producing fifteen levels of output voltages (Vdc,6Vdc/7,5Vdc/7, 4Vdc/7, 3vdc/7, 2Vdc/7, Vdc/7, -Vdc/7, -2Vdc/7, -3Vdc/7, -4Vdc/7, -5Vdc/7, -6Vdc/7,-Vdc) from the DC supply voltage shown in figure.2.

<sup>•</sup> I. William Christopher is working as a Senior Assistant Professor in the Department of Electrical and Electronics Engineering, Tagore Engineering College, Chennai, India. (e-mail: iwchristop@gmail.com).

Dr.R.Ramesh is working as an Associate Professor in the Department of Electrical and Electronics Engineering, College of Engineering Guindy, Anna University, Chennai, India. (e-mail: <u>rramesh@annauniv.edu</u>).

<sup>•</sup> P.Sathiyabama,R.Pavithra,G.Ramyaselvi,P.Saranyaare students of Department of Electrical and Electronics Engineering, Tagore Engineering College, Chennai, India.

International Journal of Scientific & Engineering Research, Volume 5, Issue 4, April-2014 ISSN 2229-5518



Fig .2 Output waveform of Fifteen Level Inverter

There are fifteen modes of operation in which switch 9 is ON for all the modes except eighth mode. The different voltage levels of the inverter can be synthesized from the following modes of operation and can be understood using table 1

| TABLE 1                                         |
|-------------------------------------------------|
| SWITCHING COMBNIATIONS REQUIRED TO GENERATE THE |
| FIFTEEN – LEVEL OUTPUT VOLTAGE                  |

| Voltage | Switches To Be Turned On |                      |  |  |  |  |  |  |  |  |
|---------|--------------------------|----------------------|--|--|--|--|--|--|--|--|
| Levels  | MODE 1                   | MODE 2               |  |  |  |  |  |  |  |  |
| Level 0 | S2-S8,S15,S18            | S1,S3-S8,S10,S15,S18 |  |  |  |  |  |  |  |  |
| Level 1 | S2-S7,S9,S15,S18         | S1,S4-S8,S11,S15,S18 |  |  |  |  |  |  |  |  |
| Level 2 | S2-S6,S9,S14,S15,S18     | S1,S4-S8,S11,S15,S18 |  |  |  |  |  |  |  |  |
| Level 3 | S2-S5,S9,S13,S15,S18     | S1,S5-S8,S12,S15,S18 |  |  |  |  |  |  |  |  |
| Level 4 | S2-S4,S9,S12,S15,S18     | S1,S6-S8,S13,S15,S18 |  |  |  |  |  |  |  |  |
| Level 5 | S2-S3,S9,S11,S15,S18     | S1,S7,S8,S14,S15,S18 |  |  |  |  |  |  |  |  |
| Level 6 | S2,S9,S10,S15,S18        | S1,S8,S15,S18        |  |  |  |  |  |  |  |  |
| Level 7 | S1,S9,S15,S18            | -                    |  |  |  |  |  |  |  |  |

#### A. .Level 0 Operation

In the level 0 operation switches S2-S8,S15and S18 are turned ON. This provides an output voltage level of 0volts.

#### B.Level 1 Operation:

The level 1 has two modes of operation. In the first mode switches S2-S7,S9,S15 and S18 are turned on and in second mode of operation S1,S3-S8,S10,S15,and S18 are turned on. This provides an output voltage level of Vdc/7 volts.

#### C.Level 2 Operation:

The level 2 has two modes of operation. In the first mode switches S2-S6,S9,S14,S15 and S18 are turned on and in second mode of operation S1,S4-S8,S12,S15,and S18 are turned on. This provides an output voltage level of 2 Vdc/7 volts.

#### D. Level 3 Operation:

The level 3has two modes of operation. In the first mode switches S2-S5,S9,S13,S15 and S18 are turned on and in second mode of operation S1,S5-S8,S12,S15,and S18 are turned on. This provides an output voltage level of 3Vdc/7 volts.

#### *E*.Level 4 Operation:

The level 4 has two modes of operation. In the first mode switches S2-S4,S9,S12 S15 and S18 are turned on and in second mode of operation S1,S6-S8,S13,S15,and S18 are turned on .This provides an output voltage level of 4Vdc/7 volts.

#### F.Level 5 Operation:

The level 5 has two modes of operation. In the first mode switches S2,S3 ,S9,S11,S15 and S18 are turned on and in second mode of operation S1,S7,S8,S14,S15,and S18 are turned on. This provides an output voltage of 5Vdc/7 volts.

#### G.Level 6 Operation:

The level 6 has two modes of operation. In the first mode switches S2-S9,S10,S15 and S18 are turned on and in second mode of operation S1,S8,S15,and S18 are turned on. This provides an output voltage level of 6Vdc/7 volts.

#### H. Level 7 Operation:





Fig .3 Single phase FLI Simulation Circuit

The fig 4 shows the switching sequence for switches S1-S9 and the fig 5 shows the switching sequence for switches S10-S18



Fig .4 Switching sequences for switches S1-S9

| 1 |    |    | T. |   | 1   | 1  | 1   |    | 1     | KINE I | I.  | 1  |     |    | Т |    | 1  |    | i. |
|---|----|----|----|---|-----|----|-----|----|-------|--------|-----|----|-----|----|---|----|----|----|----|
|   |    |    |    |   |     |    |     |    |       | 111    |     |    |     |    |   |    |    |    |    |
| 1 | 1  |    | 1  | 1 | J.  | 1  | 1   | L  |       | 1      | J   | 1  | .1. | 1  | 1 | J  | 1  | 1  | 1  |
|   |    |    |    |   |     |    |     |    |       | Dire   |     |    |     |    |   |    |    |    |    |
| 1 | Ĩ. | î. | 1  | 1 | 1   | 1  | 1   | J  | 1     | T      | 1   | 1  | 1   | 1  | 1 | T  | 1  | 1  | I. |
| 2 |    |    |    |   |     |    |     |    | - 147 | 10     |     |    |     |    | 1 |    |    |    |    |
| 1 | 1  | J. | A  | 1 | , t | I. | - I | 1  | -     | 1      | . R | Ā. |     | 1  | 1 | Ţ. | ă. | I. | X  |
|   |    |    |    |   |     |    |     |    |       | 9 ET4  |     |    |     |    |   |    |    |    |    |
| 1 | 1  | I. | 1  | 1 |     | L  | 1   | I. |       | 1      | ,   | 1  | .,  | I. | 1 | L  | 1  | 1  |    |
|   |    |    |    |   |     |    |     |    | 140   | 100    |     |    |     |    |   |    |    |    |    |
| E |    |    |    |   |     |    |     | -  |       |        |     | -  |     |    |   |    |    |    |    |
|   |    |    |    |   |     |    |     |    | 240   | NIN    |     |    |     |    |   |    |    |    |    |
|   |    |    |    |   |     |    |     |    | _     |        |     |    |     |    |   |    |    |    |    |
|   |    |    |    |   |     |    |     |    | N.    | 10     |     |    |     |    |   |    |    |    |    |
|   |    |    | -  |   |     |    |     |    | _     |        |     |    | -   |    |   |    |    |    | -  |
|   |    |    |    |   |     |    |     |    | -     | NIN    |     |    |     |    |   |    |    |    |    |
| - |    |    |    |   |     |    |     |    |       |        |     |    |     |    |   |    |    |    |    |
|   |    |    |    |   | -   |    |     |    |       |        |     |    | 6   |    |   |    | -  |    |    |

Fig .5 Switching sequences for switches S10 -S18



Fig .6 Simulated fifteen level output waveform

The fig 6 shows Simulation of fifteen level inverter output waveform. It is clearly visible that the simulated output waveform is very close to the ideal output defined for a Single Phase fifteen-level inverter circuit. It is clearly visible that the simulated output waveform is very close to the ideal output defined for a Single phase Fifteen Level - Inverter (FLI) circuit. The Fifteen levels of voltages are Vdc=182V, 6Vdc/7=156V,5Vdc/7=130V,4Vdc/7=104V,3vdc/7=78V, 2Vdc/7=52V, Vdc/7=26V,0V, -Vdc/7=-26V, -2Vdc/7=-52V, -3Vdc/7=-78V, -4Vdc/7=-104V, -5Vdc/7=-130V,-6Vdc/7=-156V,-Vdc = -182V.



Fig .7 Total Harmonic Distortion for SFLI

The Total Harmonic Distortion (THD) of the fifteen level inverter is observed that 11.27% and fundamental voltage is 182.3V(50Hz) that has been illustrated in Fig. 7.

# **5 CONCLUSION**

This paper presented a simulation model of a single-phase fifteenlevel inverter with reversing voltage using MATLAB Simulink tool box. The inverter model developed was shown to provide accurate results and provided valuable insight into fifteen level inverter performances. A further development of the fifteen- level inverter, able to be applied to any number of voltage levels within the power switches maximum voltage, is now under consideration.

## ACKNOWLEDGEMENT

The authors wish to thank the Management, Principal and the Department of Electrical and Electronics Engineering of Tagore Engineering College, Chennai for their whole hearted support and providing the laboratory facilities to carry out this work.

## REFERENCES

- EhsanNajafi, member, IEEE and Abdul Halim Mohamed Yatim.Senior Member ,IEEE,"Design and Implementation of a New Multilevel Inverter Topology" IEEE Transctions on industrial electronics. Vol.59,No.11.November 2012.
- [2] Marchesoni and P. Tensa, "Diode-clamped multilevel converters: a practicable way to balance DC-link voltages," IEEE Trans. Ind. Electron., vol. 49, no. 4, pp. 752–765, Aug. 2002.
- [3] L.M.Tolbert and T.G.Habertler,"Novel multilevel inverter carrierbased PWM method,"*IEEE Trans.Ind.Appl.*,vol.35,no.5,pp.1098-1107,Sep/Oct. 1999.
- [4] X.Yuan and I.Barbi," A New Diode Clamping Mulitilvevel Inverter," IEEE Trans.Power Electron.vol.15,no.4,pp.711-718,Jul.2000.
- [5] M.D.Majrekar, P.K.Steimer, and T.A.Lipo," Hybrid multilevel power conversion system: a competitive solution for high-power applications," *IEEE Trans.Ind.Appl.*, vol.36, no.3, pp.834-841, May/Jun.2000.
- [6] L.M.Tobert,F.Z.Peng,T.Cunnngham, and J.N.Chiasson," Charge balance control schemes for cascade multi-level converter in hybrid electric vehicles,"*IEEE Trans.Ind.Electron.*, vol.49, no.5, pp.1058-1064,Oct.2001.
- [7] F.Z.Peng,J.W.McKeever, and D.J.Adma," A power line conditioner using cascade multi-level inverters for distribution systems," *IEEE Trans.Ind.Appl.*,vol.34,no.6,pp.1293-1298,Nov./Dec. 1998.
- [8] Geardp Ceglia, Victor Guzman, Carlos Sanchez, Fernando Ibanez, Julio Walter and Maria I.Gimenez, "A New Simplified Multilevel Inverter Topology for DC-AC Conversion" IEEE Transaction on Power Electronics, vol.21, no.5, pp.1311-1319, September 2006.
- [9] E.Besar, B.Arifoglu, S.Camur and E.K.Beser, "Design and application of a Single Phase multilevel inverter suitable for using as voltage harmonic source". J.Power Electron., vol 21.no 2 pp.138-145, Mar 2010.
- [10] I.William Christopher,R.Ramesh,et.al,"Microcontroller Based Single - Phase multilevel Simplified Seven-Level Inverter for PV System," in Proc.IEEE 5th India International Conference on Power Electronics IICPE 2012,December 2012.
- [11] I.William Christopher,R.Ramesh,et.al,"Microcontroller Based Single-Phase Simplified Nine-Level Inverter fed Induction Motor," in Proc.IEEE 5th India International Conference on Power Electronics, IICPE 2012.
- [12] F.Tourkhani, P.Viarouge, and T.A.Meynard," A simulationoptimazation system for the optical design of a multilevel *inverter*,"*IEEE Trans.Power Electronics.*, vol.14, no.6, pp.1037-1045, Nov.1999.
- [13] K.A.Corzine and X.Kou,"Capacitor volatege balancing in full binary combination scheme flying capacitor multilevel inverters,"IEEE Power Electron Lett.,vol.1,no.1,pp.2-5,Mar.2003.